File name 4723.pdfCD4723BM CD4723BC Dual 4-Bit Addressable Latch CD4724BM CD4724BC 8-Bit Addressable Latch
February 1988
CD4723BM CD4723BC Dual 4-Bit Addressable Latch CD4724BM CD4724BC 8-Bit Addressable Latch
General Description
The CD4723B is a dual 4-bit addressable latch with common control inputs including two address inputs (A0 A1) an active low enable input (E) and an active high clear input (CL) Each latch has a data input (D) and four outputs (Q0 Q3) The CD4724B is an 8-bit addressable latch with three address inputs (A0A2) an active low enable input (E) active high clear input (CL) a data input (D) and eight outputs (Q0 Q7) Data is entered into a particular bit in the latch when that is addressed by the address inputs and the enable (E) is low Data entry is inhibited when enable (E) is high When clear (CL) and enable (E) are high all outputs are low When clear (CL) is high and enable (E) is low the channel demultiplexing occurs The bit that is addressed has an active output which follows the data input while all unaddressed bits are held low When operating in the addressable latch mode (E e CL e low) changing more than one bit of the address could impose a transient wrong address Therefore this should only be done while in the memory mode (E e high CL e low)
Features
Y Y Y
Y Y Y Y Y
Wide supply voltage range 3 0V to 15V High noise immunity 0 45 VDD (typ ) Low power TTL fan out of 2 driving 74L compatibility or 1 driving 74LS Serial to parallel capability Storage register capability Random (addressable) data entry Active high demultiplexing capability Common active high clear
Connection Diagrams
CD4723B Dual-In-Line Package CD4724B Dual-In-Line Package
Order Number CD4723B or CD4724B
TL F 60031
TL F 6003 2
Top View
Top View
Truth Table
Mode Selection E L H L H CL L L H H Addressed Latch Follows Data Hold Previous Data Follows Data Reset to `0'' Unaddressed Latch Holds Previous Data Holds Previous Data Reset to ``0'' Reset to ``0'' Mode Addressable Latch Memory Demultiplexer Clear
C1995 National Semiconductor Corporation
TL F 6003
RRD-B30M105 Printed in U S A
Absolute Maximum Ratings (Notes 1
2)
If Military Aerospace specified devices are required please contact the National Semiconductor Sales Office Distributors for availability and specifications DC Supply Voltage (VDD) Input Voltage (VIN) Storage Temperature (TS) Power Dissipation (PD) Dual-In-Line Small Outline Lead Temperature (TL) (Soldering 10 seconds)
b 0 5V to a 18 VDC b 0 5V to VDD a 0 5 VDC b 65 C to a 150 C
Recommended Operating Conditions (Note 2)
DC Supply Voltage (VDD) Input Voltage (VIN) Operating Temperature Range (TA) CD4723BM CD4724BM CD4723BC CD4724BC 3 0V to 15 VDC 0V to VDD VDC
b 55 C to a 125 C b 40 C to a 85 C
700 mW 500 mW 260 C CD4724BM (Note 2)
b 55 C a 25 C a 125 C
DC Electrical Characteristics CD4723BM
Symbol IDD Parameter Quiescent Device Current Low Level Output Voltage Conditions VDD e 5V VDD e 10V VDD e 15V
Units mA mA mA V V V V V V
Min
Max |