File information: | |
File name: | nds332p.pdf [preview nds332p] |
Size: | 84 kB |
Extension: | |
Mfg: | Fairchild Semiconductor |
Model: | nds332p 🔎 |
Original: | nds332p 🔎 |
Descr: | . Electronic Components Datasheets Active components Transistors Fairchild Semiconductor nds332p.pdf |
Group: | Electronics > Components > Transistors |
Uploaded: | 01-06-2021 |
User: | Anonymous |
Multipart: | No multipart |
Information about the files in archive: | ||
Decompress result: | OK | |
Extracted files: | 1 | |
File name nds332p.pdf June 1997 NDS332P P-Channel Logic Level Enhancement Mode Field Effect Transistor General Description Features These P-Channel logic level enhancement mode power field -1 A, -20 V, RDS(ON) = 0.41 @ VGS= -2.7 V effect transistors are produced using Fairchild's proprietary, high RDS(ON) = 0.3 @ VGS = -4.5 V. cell density, DMOS technology. This very high density process is especially tailored to minimize on-state resistance. These Very low level gate drive requirements allowing direct devices are particularly suited for low voltage applications such as operation in 3V circuits. VGS(th) < 1.0V. notebook computer power management, portable electronics, Proprietary package design using copper lead frame for and other battery powered circuits where fast high-side superior thermal and electrical capabilities. switching, and low in-line power loss are needed in a very small outline surface mount package. High density cell design for extremely low RDS(ON). Exceptional on-resistance and maximum DC current capability. Compact industry standard SOT-23 surface Mount package. ________________________________________________________________________________ D G S Asolute Maximum Ratings T A = 25 |
Date | User | Rating | Comment |