Text preview for : CDX-4180.pdf part of Sony CDX-4180 CDX-4180
Back to : CDX-4180.rar | Home
CDX-4180
SERVICE MANUAL
US Model Canadian Model E Model
SPECIFICATIONS
AUDIO POWER SPECIFICATIONS (US Model) POWER OUTPUT AND TOTAL HARMONIC DISTORTION 17 watts per channel minimum continuous average power into 4 ohms, 4 channels driven from 20 Hz to 20 kHz with no more than 1% total harmonic distortion. Other Specifications CD player section
System Signal-to-noise ratio Frequency response Wow and flutter Laser Diode Properties Material GaAlAs Wavelength 780 nm Emission Duration Continuous Laser output power Less than 44.6 µW* * This output is the value measured at a distance of 200 mm from the objective lens surface on the Optical Pick- up Block. Compact disc digital audio system 90 dB 10 - 20,000 Hz Below measurable limit AM Tuning range
Model Name Using Similar Mechanism CD Drive Mechanism Type Optical Pick-up Name
NEW MG-363X-121 KSS-521A
Antenna terminal Intermediate frequency Sensitivity
US, Canadian model: 530 - 1,710 kHz E model: AM tuning interval: 9 kHz/10 kHz switchable 531 - 1,602 kHz (at 9 kHz step) 530 - 1,710 kHz (at 10 kHz step) External antenna connector 10.71 MHz/450 kHz 30 µV
Tuner section
FM Tuning range US, Canadian model: 87.5 - 107.9 MHz E model: FM tuning interval: 50 kHz/200 kHz switchable 87.5 - 108.0 MHz (at 50 kHz step) 87.5 - 107.9 MHz (at 200 kHz step) External antenna connector 10.7 MHz 8 dBf 75 dB at 400 kHz 65 dB (stereo), 68 dB (mono) 0.5% (stereo), 0.3% (mono) 35 dB at 1 kHz 30 - 15,000 Hz 2 dB
Power amplifier section
Outputs Speaker impedance Maximum power output Speaker outputs (sure seal connectors) 4 - 8 ohms 40 W × 4 (at 4 ohms)
Continued on next page
Antenna terminal Intermediate frequency Usable sensitivity Selectivity Signal-to-noise ratio Harmonic distortion at 1 kHz
Separation Frequency response Capture ratio
FM/AM COMPACT DISC PLAYER
MICROFILM
1
SECTION 4 DIAGRAMS
4-1. IC PIN DESCRIPTION
· IC801 µPD17705GC-526-3B9 (SYSTEM CONTROL) Pin No. Pin Name I/O 1 SIRCS I SIRCS input (A/D) 2 3 4 5 6 7 8 9 10 11 12 13 14, 15 16 17 20 21 22 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55, 56 57 58 IN-SW D-SW SELF-SW L-SW LM-EJ LM-LOD ANT-ON MONO SD BAND-SW AREA1-SW AREA2-SW RE1, 2 SEEK NC GND3 KEYIN3 1 ROT-IN S-METER TEST-SW AM-IFC FM-IFC VDD2 VCOH-FM VCOL-AM GND2 NC EO1-PDOUT TESTO AM-ON(TU-ON) FM-ON(FM/AM) LCL/DX BEEP ACC-IN SCOR MUTE AMP-MUTE TEL-MUTE NC VOL-CE VOL-CLK VOL-DATA EMPHO PW-ON MD-ON CD-ON ILL-ON MOD1, 2 NC LCD-CE I I I I O O O O I I I I I O -- -- I I I I I I -- I I -- -- O -- O O O O I I O O O -- O O O O O O O O O -- O CD mechanism position detection CD mechanism position detection CD mechanism position detection LIMIT switch Loading motor control (Eject direction) Loading motor control (Loading direction) Power control for amplifier. Force MONO output SD signal input Band plan setting of general area. Destination select 1 Destination select 2 Rotary encoder input 1, 2 SEEK output Not used. GND A/D key input 3 1 Rotary commander input FM and AM common signal meter A/D conversion input TEST mode select input AM center frequency input FM center frequency input Power supply (+5 V) Local oscillation frequency input (FM) Local oscillation frequency input (AM) GND Not used. Error out output Fixed at "L". AM power output (AM select) FM power output (FM select) LOCAL/DX select ("H" : LOCAL, "L" : DX) BEEP output Accessory input SUBQ data read request System mute output Power amplifier mute output Telephone mute output Not used. Electric volume chip select Electric volume serial clock Electric volume serial data De-emphasis control output System power control Loading motor power Servo drive power Illumination output Bus boost control 1, 2 Not used. LCD drive chip select output Pin Description
19
Pin No. 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80
Pin Name EZ-SEL SENS FOK LD-ON NC ST/MONO LCD-CKO LCD-SO C.ALARM SQ-CKO CD-RST SQ-SI CD-SO CD-LAT CD-CKO VREF GND1 X-OUT X-IN BU-IN VDD1 RESET
I/O I I I O -- I/O O O O O O I O O O -- -- -- I I -- I
Pin Description SHIFT + input Information input from servo IC. Focus OK input Laser diode control Not used. (Connect to GND.) Used for both STEREO indicator display input and force MONO output. (FM) LCD driver serial clock output LCD driver serial data output Caution alarm output Q data read serial clock output Servo IC/DAC reset output Q data input Serial data output to servo IC. Data latch output to servo IC. Serial clock output to servo IC. Not used. GND Crystal oscillator connection (4.5 MHz) Crystal oscillator connection (4.5 MHz) Back-up detection Power supply (+5 V) RESET input
20
CDX-4180
4-4. SCHEMATIC DIAGRAM -- CD MECHANISM SECTION -- · Refer to page 22 for Waveforms and Note and page 37 for IC Block Diagrams.
1
(1/2)
(Page 33)
25
26
CDX-4180
4-6. SCHEMATIC DIAGRAM -- DISPLAY SECTION --
DISPLAY
(2/2)
(Page 36)
Note: · All capacitors are in µF unless otherwise noted. pF: µµF 50 WV or less are not indicated except for electrolytics and tantalums. · All resistors are in and 1/4 W or less unless otherwise specified. · U : B+ Line. · Power voltage is dc 14.4V and fed with regulated dc power supply from ACC and BATT cords.
· C : panel designation. · Voltage is dc with respect to ground under no-signal (detuned) condition. no mark : FM · Voltages are taken with a VOM (Input impedance 10 M). Voltage variations may be noted due to normal production tolerances.
29
30
CDX-4180
4-8. SCHEMATIC DIAGRAM -- MAIN SECTION (1/2) -- · Refer to page 37 for IC Block Diagrams.
(Page 26)
TU01
R601 3.3k
Note: · All capacitors are in µF unless otherwise noted. pF: µµF 50 WV or less are not indicated except for electrolytics and tantalums. · All resistors are in and 1/4 W or less unless otherwise specified. ¢ · : internal component. · C : panel designation. · U : B+ Line. · Power voltage is dc 14.4V and fed with regulated dc power supply from ACC and BATT cords. · Voltage is dc with respect to ground under no-signal (detuned) condition. no mark : FM ( ) : AM < > : CD PLAY : Impossible to measure · Voltages are taken with a VOM (Input impedance 10 M). Voltage variations may be noted due to normal production tolerances. · Signal path. F : FM f : AM J : CD
33
34
CDX-4180
4-9. SCHEMATIC DIAGRAM -- MAIN SECTION (2/2) -- · Refer to page 34 for Note and page 37 for IC Block Diagrams.
DISPLAY
(Page 29)
35
36
· IC Block Diagrams IC1 CXD2507AQ
XLON SPOD SPOC SPOB SPOA CLKO VDD XLTO DATO CNIN SEIN CLOK XLAT
64 63 62 61 60 59 58 57 56 55 54 53 52
FOK MON MDP MDS LOCK TEST FILO FILI PCO VSS AVSS CLTV AVDD
1 2 3 4 5 6 7 8 9 10 11 12 13
SERVO AUTO SEQUENCER
5
14
CPU INTERFACE
SUB CODE PROCESSOR 4 DIGITAL CLV
DIGITAL PLL
EFM DEMODULATOR
51 50 49 48 47 46 45 44 43 42 41 40
DATA XRST SENS MUTE SQCK SQSO EXCK SBSO SCOR VSS WFCK EMPH
3 ASYMMETRY CORRECTOR 5 D/A INTERFACE DIGITAL OUT
CLOCK GENERATOR
39 DOUT 38 37 36 35 34 C4M FSTT XTSL XTAO XTAI
RF BIAS ASYI ASYO ASYE
14 15 16 17 18
16K RAM
ERROR CORRECTOR 3
6
WDCK 19
33 MNTO
20 21 22 23 24 25 26 27 28 29 30 31 32
LRCK PCMD BCLK GTOP XUGF XPCK VDD GFS RFCK C2PO XROF MNT3 MNT1
CH3-IN CH2-IN
IC3 BA6796FP
OP IN OP IN + CH1-IN CH1 + CH1 VREF CH3 CH2 CH2 + CH2 VCC CH1
28
27
26
25
24
23
22
21
20
19
18
17
16
15
LEVEL SHIFT
VCC LEVEL SHIFT
DRIVE BUFFER
DRIVE BUFFER
DRIVE BUFFER
DRIVE BUFFER
LEVEL SHIFT
THERMAL SHUT DOWN
LEVEL SHIFT
LOGIC CTL1 CTL2 FWD REV
V/I
DRIVE BUFFER
DRIVE BUFFER
DRIVE BUFFER
DRIVE BUFFER
DRIVE BUFFER
1
OPOUT
2
CH4-IN
3
CH4
4
CTL1
5
CTL2
6
FWD
7
REV
8
TRAY
9
GND
10
CH5
11
COM
12
CH4 +
13
CH3 +
14
CH3
37
IC2 CXA1782BQ
PHD 2 PHD 1 RF M RF O PHD RF I CC1 CC2
IIL DFCT TTL 23 C.OUT
36
35
34
33
32
31
30
29
28
27 26 25
APC
LEVEL S
FOK
MIRR RF IV AMP1
FOK
24
LD
CP
CB
SENS
TTL RF IV AMP2 FE BIAS 37 TTL IIL DATA REGISTER INPUT SHIFT REGISTER ADDRESS DECODER
22 21 20
XRST DATA XLT CLK
FE AMP
IIL IIL OUTPUT DECODER 19
F
38 F IV AMP TOG1-3 BAL1-3 FZC COMP FS1-4 TG1-2 TM1-7 PS1-4
E
39
18
VCC
E IV AMP EI 40 TE AMP
BAL1
BAL 3
BAL2
HPF COMP VEE
LPF COMP
TRACKING PHASE COMPENSATION TM6
ISET
17
ISET
41 TG1 16 SL O SL M
TED 42
TOG1
TOG2
TOG3
TM5 TM4 TZC COMP FCS PHASE COMPENSATION TM3 TM2
15
LPFI 43 TEI 44 WINDOW COMP ATSC DFCT
14
SL P
DFCT TM1 FS1 TM7 FS2 13 TA O
ATSC 45 TZC 46
TDFCT 47
TG2
VC
48
FS4
1
2
3
4
5
6
7
8 9
10
11
F SET
12
FEO
SRCH
FDFCT
FSET
FGD
FLB
FE O
TGU
TG2
FEI
38
TA M
FE M
IC401 LC75374E
LTOUT LSIN NC LVRIN LCOM NC LSB1 LT1 LT2 LT3 LSB2 23 22 LFIN + + + + + 21 LFOUT
33
32
31 30
29
28 27 26 25 24
DECODER
LATCH
1 RVRIN
2 RCOM
3 4 RT1 RT2
5 RT3
6 7 8 9 10 RTOUT RSIN NC NC RSB1
11 RSB2
IC701 SM5852FS
LRCI 1 BCKI 2 DI 3 16 15 14 13 DB/DS MOD2 MOD1 OPT
IC702 SM5878AM
24 ATCK 23 MODE
INPUT INTERFACE
DIGITAL SIGNAL PROCESSOR
MUTE
1
CLK 4 VSS 5 RSTN 6 TESTN 7 MUTEN 8
SYSTEM CLOCK
12 VDD
DEEN
2
R
SEQUENTIAL CONTROL MUTE CONTROL
OUTPUT INTERFACE
11 LRCO 10 BCKO 9 DOUT
L
R
L
MODE CONTROL
CKO DVSS BCKI DI
3 4 5 6
DVDD 7 LRCI 8 TSTN 9 TO1 10
AVDDL 11
LO 12
39
+
R1 R2 R3 R4 RSELO
40 41 42 43 44
+
+
+
+
VDD 39
+
LSELO L4 L3 L2 L1
34 35 36 37 38
+ +
20 LROUT
19 VREF CONTROL 18 CE 17 DI 16 CL 15 VSS 14 RROUT
+
+ SHIFT REGISTER +
13 RFOUT 12 RFIN
ATTENUATION COUNTER
FILTER & ATTENUATION OPERATION BLOCK
NOISE SHAPER OPERATION BLOCK
TIMING CONTROL
22 RSTN 21 DS 20 XVSS
INPUT INTERFACE
CLOCK GENERATOR
19 XTO 18 XTI 17 XVDD 16 MUTE
11 LEVEL DEM DAC LPF AMP
11 LEVEL DEM DAC
11 LEVEL DEM DAC LPF AMP
11 LEVEL DEM DAC
15
AVDDR
14 RO 13 AVSS