Text preview for : BR24C32-64 .pdf part of Rohm BR24C32F / BR24C64 / BR24C64F I2C BUS compatible serial EEPROM BR24C32 / BR24C32F / BR24C64 / BR24C64F
Back to : BR24C32-64 .rar | Home
BR24C32 / BR24C32F / BR24C64 / BR24C64F
Memory ICs
I2C BUS compatible serial EEPROM
BR24C32 / BR24C32F / BR24C64 / BR24C64F
The BR24C32 and BR24C64 series are 2-wire (I2C BUS type) serial EEPROMs which are electrically programmable.
I2C BUS is a registered trademark of Philips.
Features 1) 4k x 8 bits (32k) serial EEPROM. (BR24C32 / F) 8k x 8 bits (64k) serial EEPROM. (BR24C64 / F) 2) Two wire serial interface. (2Byte Address: BR24E16) 3) Operating voltage range: 2.7V 5.5V 4) Low current consumption Active (at 5V) : 2.0mA (Typ.) Standby (at 5V) : 1.0µA (Typ.) 5) Auto erase and auto complete functions can be used during write operations. 6) Page write function. BR24C32 / F: 32 bytes BR24C64 / F: 64 bytes
7) DATA security Write protect feature Inhibit to WRITE at low Vcc 8) Noise filters at SCL and SDA pins. 9) Address can be incremented automatically during read operations. 10) Compact packages. 11) Rewriting possible up to 100,000 times. 12) Data can be stored for ten years without corruption.
Absolute maximum ratings (Ta=25°C)
Parameter Supply voltage Power dissipation Storage temperature range Operating temperature range Terminal voltage Symbol VCC Pd Tstg Topr - Limits -0.3~+6.5 450(SOP8) 800(DIP8) -65~+125 -40~+85 -0.3~VCC+0.3
1 2
Unit V mW
°C °C
V
1 Reduced by 4.5mW for each increase in Ta of 1°C over 25°C. 2 Reduced by 8.0mW for each increase in Ta of 1°C over 25°C.
Recommended operating conditions (Ta=25°C)
Parameter Supply voltage Input voltage Symbol VCC VIN Limits 2.7~5.5 0~VCC Unit V V
BR24C32 / BR24C32F / BR24C64 / BR24C64F
Memory ICs
Block diagram BR24C32 / F
A0 1 32kbits EEPROM ARRAY 8 8bits VCC
12bits
A1 2 ADDRESS SLAVE·WORD 12bits DECODER ADDRESS REGISTER
START STOP ACK
DATA REGISTER
7
WP
A2
3
CONTROL LOGIC
6
SCL
GND
4
HIGH VOLTAGE GEN.
Vcc LEVEL DETECT
5
SDA
BR24C64 / F
A0 1 64kbits EEPROM ARRAY 8 8bits VCC
13bits
A1 2 ADDRESS SLAVE·WORD 13bits DECODER ADDRESS REGISTER
START STOP ACK
DATA REGISTER
7
WP
A2
3
CONTROL LOGIC
6
SCL
GND
4
HIGH VOLTAGE GEN.
Vcc LEVEL DETECT
5
SDA
Pin descriptions
Pin name
VCC GND A0, A1, A2 SCL SDA WP
I/O - - I I I/O I
Power supply Ground (0V)
Function
Slave address set Serial clock input Slave and word address, serial data input, serial data output Write protect input
An open drainn output requires a pull-up resistor.
BR24C32 / BR24C32F / BR24C64 / BR24C64F
Memory ICs
Electrical characteristics DC characteristics (Unless otherwise noted, Ta=-4085°C, VCC=2.75.5V)
Parameter "HIGH" Input voltage "LOW" Input voltage "LOW" Output voltage Input leakage current Output leakage current Operating current Standby current Symbol VIH VIL VOL ILI ILO ICC ISB Min. 0.7VCC - - -1.0 -1.0 - - Typ. - - - - - - - Max. - 0.3VCC 0.4 1.0 1.0 3.0 3.0 Unit V V V µA µA mA µA IOL=3.0mA(SDA) VIN=0V~VCC VOUT=0V~VCC VCC=5.5V, fSCL=400kHz VCC=5.5V, SDA SCL=VCC A0, A1, A2=GND, WP=GND Conditions - -
This product is not designed for protection against radioactive rays.
Operating timing characteristics (Unless otherwise noted, Ta=-4085°C, VCC=2.75.5V)
Vcc=5V±10% Parameter Clock frequency Data clock "HIGH" period Data clock "LOW" period SDA and SCL rise time SDA and SCL fall time Start condition hold time Start condition setup time Input data hold time Input data setup time Output data delay time Output data hold time Stop condition setup time Bus free time Write cycle time Noise spike width (SDA and SCL) Symbol fSCL tHIGH tLOW tR tF tHD : STA tSU : STA tHD : DAT tSU : DAT tPD tDH tSU : STO tBUF tWR tI Min. - 0.6 1.2 - - 0.6 0.6 0 100 0.1 0.1 0.6 1.2 - - Typ. - - - - - - - - - - - - - - - Max. 400 - - 0.3 0.3 - - - - 0.9 - - - 10 0.05 - 4.0 4.7 - - 4.0 4.7 0 250 0.2 0.2 4.7 4.7 - - Vcc=3V±10% Min. Typ. - - - - - - - - - - - - - - - Max. 100 - - 1.0 0.3 - - - - 3.5 - - - 10 0.1 Unit kHz µs µs µs µs µs µs ns ns µs µs µs µs ms µs
BR24C32 / BR24C32F / BR24C64 / BR24C64F
Memory ICs
Timing charts
tR SCL tHD : STA SDA (IN) tBUF SDA (OUT) tPD tDH tSU : DAT tLOW tHD : DAT tF tHIGH
SCL tSU : STA SDA tHD : STA tSU : STO
START bit
STOP bit
Data is read on the rising edge of SCL. Data is output in synchronization with the falling edge of SCL. Fig.1 Synchronized data input / output timing
SCL
SDA
D0 Write data (n)
ACK tWR Stop condition Start condition
Fig.2 Write cycle timing
Circuit operation (1) Start condition (recognition of start bit) Before executing any command, when SCL is HIGH, a start condition (start bit) is required to cause SDA to fall from HIGH and LOW. This IC is designed to constantly detect whether there is a start condition (start bit) for the SDA and SCL line, and no commands will be executed unless this condition is satisfied. (See Fig.1 for the synchronized data input / output timing.) (2) Stop condition (recognition of stop bit) To stop any command, a stop condition (stop bit) is required. A stop condition is achieved when SDA goes from LOW to HIGH while SCL is HIGH. This enables commands to be completed. (See Fig.1 for the synchronized data input / output timing.)
BR24C32 / BR24C32F / BR24C64 / BR24C64F
Memory ICs
(3) Precautions concerning write commands In the WRITE mode, the transferred data is not written to the memory unless the stop bit is executed. (4) Device addressing 1) Make sure the slave address is output from the master immediately after the start condition. 2) The upper 4 bits of the slave address are used to determine the device type. The device code for this IC is fixed at "1010". 3) The next 3 bits of the slave address (A2, A1, A0 ... device address) are used to select the device. This IC can address up to eight devices on the same bus. 4) The lowermost bit of the slave address (R / W ... READ / WRITE) is used to set the write or read mode as follows. R / W set to 0 ... Write (Random read word address setting is also 0) R / W set to 1 ... Read
1010 A2 A1 A0 R/W
(5) Write protect functions (WP) When WP pin set to Vcc (High level), write protect is set by all address. When WP pin set to GND (Low level), enable to write to all address. Either control this pin or connect to GND (or Vcc). It is inhibited from being left unconnected. (6) ACK signal The acknowledge signal (ACK signal) is determined by software and is used to indicate whether or not a data transfer is proceeding normally. The transmitting device, whether the master or slave, opens the bus after an 8 bits data output (µ-COM when a write or read command of the slave address input; this IC when reading data). For the receiving device during the ninth clock cycle, SDA is set to LOW and an acknowledge signal (ACK signal) is sent to indicate that it received the 8 bits data (this IC when a write command or a read command of the slave address input, µ -COM when a read command data output). The ICs output a LOW acknowledge signal (ACK signal) after recognizing the start condition and slave address (8 bits). When data is being write to the ICs a LOW acknowledge signal (ACK signal ) is output after the receipt of each 8 bits of data (word address and write data). When data is being read from the IC, 8 bits of data (read data) are output and the IC waits for a returned LOW acknowledge signal (ACK signal). When an acknowledge signal (ACK signal) is detected and a stop condition is not sent from the master (µ-COM) side, the IC continues to output data. If an acknowledge signal (ACK signal) is not detected, the IC interrupts the data transfer and ceases reading operations after recognizing the stop condition (stop bit). The IC then enters the waiting or standby state. (See Fig.3 for acknowledge signal (ACK signal) response.)
Start condition (Start bit) SCL (From µ-COM) SDA (µ-COM Output data) SDA (IC output data) Acknowledge signal (ACK signal) 1 8 9
Fig.3 Acknowledge (ACK signal) response
(during write and read slave address input)
BR24C32 / BR24C32F / BR24C64 / BR24C64F
Memory ICs
(7) Byte write cycle BR24C32 / F
S T A R T SDA LINE W R I T E S T O P
SLAVE ADDRESS
1st WORD ADDRESS
WA 11
2nd WORD ADDRESS
WA 0
DATA
1 0 1 0 A2 A1 A0
D7
D0
R A / C W K
A C K
A C K
A C K
WP
Fig.4
BR24C64 / F
S T A R T SDA LINE W R I T E S T O P
SLAVE ADDRESS
1st WORD ADDRESS
WA 12
2nd WORD ADDRESS
WA 0
DATA
1 0 1 0 A2 A1 A0
D7
D0
R A / C W K
A C K
A C K
A C K
WP
Fig.5
$Data is written to the address designed by the word address (n address). $After 8 bits of data are input, the data is written to the memory cell by issuing the stop bit.
BR24C32 / BR24C32F / BR24C64 / BR24C64F
Memory ICs
(8) Page write cycle BR24C32 / F
S T A R T SDA LINE W R I T E S T O P
SLAVE ADDRESS
1st WORD ADDRESS(n) WA 11
2nd WORD ADDRESS(n)
WA 0
DATA(n)
DATA(n+31)
1 0 1 0 A2 A1 A0
D7
D0
D0
R A / C W K
A C K
A C K
A C K
A C K
WP
Fig.6
BR24C64 / F
S T A R T SDA LINE W R I T E S T O P
SLAVE ADDRESS
1st WORD ADDRESS(n)
WA 12
2nd WORD ADDRESS(n)
WA 0
DATA(n)
DATA(n+31)
1 0 1 0 A2 A1 A0
D7
D0
D0
R A / C W K
A C K
A C K
A C K
A C K
WP
Fig.7
$A 32 bytes write is possible using this command. $The page write command arbitrarily sets the upper 7 bits (WA11 to WA5) of the word address. The lower 5 bits (WA4 and WA0) can write up to 32 bytes of data with the address being incremented internally.
(9) Current read cycle
S T A R T SDA LINE
SLAVE ADDRESS
R E A D
DATA
S T O P
1
0
1
0 A2 A1 A0
D7
D0
R A / C W K Fig.8
A C K
BR24C32 / BR24C32F / BR24C64 / BR24C64F
Memory ICs
$In case the previous operation is random or current read (which includes sequential read respectively), the internal address counter is increased by one from the last accessed address (n). Thus current read outputs the data of the next word address (n+1). If the last command is byte or page write, the internal address counter stays at the last address (n). Thus current read outputs the data of the word address (n). If the master does not transfer the acknowledge but does generate a stop condition, the current address read operation only provides single byte of data. At this point, this IC discontinues transmission. $When an ACK signal LOW is detected after D0 and a stop condition is not sent from the master (µ-COM), the next word address data can be read. (See Fig.8 for the sequential read cycles.) $This command is ended by inputting HIGH to the ACK signal after D0 and raising the SDA signal (stop condition) by setting SCL to HIGH. (10) Random read cycle BR24C32 / F
S T A R T SDA LINE W R I T E S T A R T
WA 0
SLAVE ADDRESS
1st WORD ADDRESS(n) WA 11
2nd WORD ADDRESS(n)
SLAVE ADDRESS
R E A D
DATA(n)
S T O P
1 0 1 0 A2 A1 A0
1 0 1 0 A2 A1A0
D7
D0
R A / C W K
A C K Fig.9
A C K
R A / C W K
A C K
BR24C64 / F
S T A R T SDA LINE W R I T E S T A R T
WA 0
SLAVE ADDRESS
1st WORD ADDRESS(n)
WA 12
2nd WORD ADDRESS(n)
SLAVE ADDRESS
R E A D
DATA(n)
S T O P
1 0 1 0 A2 A1 A0
1 0 1 0 A2 A1A0
D7
D0
R A / C W K
A C K Fig.10
A C K
R A / C W K
A C K
$This command can read the designated word address data. $When an ACK signal LOW is detected after D0 and a stop condition is not sent from the master (µ-COM), the next word address data can be read. (See Fig.8 for the sequential lead cycles.) $This command is ended by inputting a HIGH signal to the ACK signal after D0 and raising the SDA signal (stop condition) by raising SCL to HIGH.
BR24C32 / BR24C32F / BR24C64 / BR24C64F
Memory ICs
(11) Sequential read cycle
S T A R T SDA LINE
SLAVE ADDRESS
R E A D
DATA(n)
DATA(n+x)
S T O P
1 0 1 0 A2 A1 A0
D7
D0
D7
D0
R A / C W K
A C K Fig.11
A C K
A C K
$When an ACK signal LOW is detected after D0 and a stop condition is not sent from the master (µ-COM), the next word address data can be read. $This command is ended by inputting a HIGH signal to the ACK signal after D0 and raising the SDA signal (stop condition) by using the SCL and HIGH. $Sequential reading can also be done with a random read.
External dimension (Units : mm)
BR24C32 BR24C64 BR24C32F BR24C64F
9.3 ± 0.3 8 5
6.5 ± 0.3
5.0 ± 0.2 8 5
6.2 ± 0.3
0.51Min.
7.62
1.5 ± 0.1 0.11
1
4
3.2 ± 0.2 3.4 ± 0.3
1.27 0.4 ± 0.1
0.3Min. 0.15
0.3 ± 0.1
2.54
0.5 ± 0.1
0° ~ 15°
DIP8
SOP8
0.15 ± 0.1
1
4
4.4 ± 0.2