Text preview for : Sony_MBX-229_-_WISTRON_CADIZ-CP_-_REV_-1M.pdf part of Sony Sony MBX-229 - WISTRON CADIZ-CP - REV -1M Sony Notebook Sony_MBX-229_-_WISTRON_CADIZ-CP_-_REV_-1M.pdf
Back to : Sony_MBX-229_-_WISTRON_CA | Home
5 4 3 2 1
SYSTEM DC/DC
RT8223 37
CADIZ-CP Block Diagram PROJECT CODE : 91.4JH01.001
PCB P/N
REVISION
: 48.4JH01.01M
: 09941-1M
INPUTS OUTPUTS
5V_S5(9A)
3D3V_S5(5A)
DCBATOUT
Clock Generator 5V_AUX_S5
D
ICS9LVS3197BKLFT 3D3V_AUX_S5
D
3 Slot 0 DDRIII Channel A
DDRIII Intel CPU
800 21 X16 ATI RT8209 39
PCI EXPRESS GRAPHIC VRAM
Thermal Sensor Park-S3/
GMT G787 DDRIII
Slot 1 DDRIII Channel B
SFF M93-S3
DDR3 1Gb*4 INPUTS OUTPUTS
63...66
30 800 22 58...62 DCBATOUT 1D05V_S0(20A)
4,5,..,10,11
RT8209 38
Int MIC FDIx8 DMIx4
CRT/B INPUTS OUTPUTS
Codec LVDS LCD DCBATOUT 1D5V_S3(13.5A)
Realtek AZALIA 19
Line Out
ALC275SQ 28 INTEL
RGB CRT RT9026 36
C
MIC In PCH INPUTS OUTPUTS
C
14 USB 2.0/1.1 ports PCIe HDMI
SPKR ETHERNET (10/100/1000Mb) 5V_S5 DDR_VREF_S3
1.5W USB Port x 1 1.2A
High Definition Audio
6 SATA ports
25
CHARGER
PCIe 8 PCIE ports BQ24751 32
MS/MS Pro Cardreader CAMERA 23
ACPI 1.1
/MS Pro HG Ricoh R5U231 LPC I/F
INPUTS OUTPUTS
PCI/PCI BRIDGE MINI/B DCBATOUT CHG_PWR
SIM
SD/MMC Card Express Card 18V 6.0A
TPS2231 USB CPU DC/DC
USB Port x 2
1394 USB ADP3211 36
Blue Tooth Mini2 Card INPUTS OUTPUTS
B
CARDREADER/B 28 WWAN B
DCBATOUT
VCC_CORE
Mini 1 Card 27A
PCIe
FeliCa WLAN/ WIMAX
32 VGA/ GFX Core
HDD SATA SATA ADP3211 40
24 Giga LAN
PCIe INPUTS OUTPUTS
Atheros AR8131M TXFM RJ45
SPI 12,13,...,19,20 DCBATOUTVGA_CORE/
Flash ROM 27
4MB
32 LPC VCC_GFXCORE
11A
PCB STACKUP
KBC
TOP L1 Winbond SPI Flash ROM LPC
GND L2 NPCE781L 128KB SMbus ADDRESS
A 32 DEBUG Squirtle CP DIS SAMSUNG
A
S L3 31 CONN.32 DIMM 1 1010 000x b
S L4 DIMM 2 1010 001x b Wistron Corporation
21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih,
CLK GEN 1110 001x b Taipei Hsien 221, Taiwan, R.O.C.
VCC L5
Thermal Sensor 0101 110x b Title
S L6 Touch INT.
GND L7 CHARGER 0001 001x b BLOCK DIAGRAM
Pad 24 KB 31 Size
A3
Document Number Rev
BOTTOM L8 BATTERY 0001 110x b CADIZ-CP -1M
Date: Saturday, April 24, 2010 Sheet 1 of 57
5 4 3 2 1
A B C D E
PCH
Strapping Processor Strapping
Name Schematics Notes Pin Name Strap Description Configuration (Default value for each bit is Default
SPKR Reboot option at power-up 1 unless specified otherwise) Value
Default Mode: Internal weak Pull-down.
4 No Reboot Mode with TCO Disabled: Connect to Vcc3_3 with 8.2-k
CFG[4] Embedded 1: Disabled - No Physical Display Port attached to 1 4
- 10-k weak pull-up resistor. DisplayPort Embedded DisplayPort.
Presence 0: Enabled - An external Display Port device is
INIT3_3V# Weak internal pull-down. Do not pull high. connected to the Embedded Display Port.
GNT3#/ Default Mode: Internal pull-up. CFG[3] PCI-Express Static 1: Normal Operation. 1
GPIO55 Low (0) = Top Block Swap Mode (Connect to ground with 4.7-k weak Lane Reversal 0: Lane Numbers Reversed 15 -> 0, 14 -> 1, ...
pull-down resistor).
CFG[0] PCI-Express 1: Single PCI-Express Graphics 1
INTVRMEN High (1) = Integrated VRM is enabled Configuration 0: Bifurcation enabled
Low (0) = Integrated VRM is disabled Select
GNT0#, Default (SPI): Left both GNT0# and GNT1# floating. No pull up
GNT1# required. CFG[7] Reserved - Clarksfield (only for early samples pre-ES1) - 0
Temporarily used Connect to GND with 3.01K Ohm/5% resistor
Boot from PCI: Connect GNT1# to ground with 1-k pull-down
resistor. Leave GNT0# Floating. for early Note: Only temporary for early CFD samples
Clarksfield (rPGA/BGA) [For details please refer to the WW33
Boot from LPC: Connect both GNT0# and GNT1# to ground with 1-k samples. MoW and sighting report].
pull-down resistor. For a common motherboard design (for AUB and CFD),
GNT2#/ Default - Internal pull-up. the pull-down resistor should be used. Does not
GPIO53 Low (0)= Configures DMI for ESI compatible operation (for servers impact AUB functionality.
only. Not for mobile/desktops).
GPIO33 Default: Do not pull low.
3 Disable ME in Manufacturing Mode: Connect to ground with 1-k 3
pull-down resistor.
SPI_MOSI Enable iTPM: Connect to Vcc3_3 with 8.2-k weak pull-up resistor.
Disable iTPM: Left floating, no pull-down required.
NV_ALE Enable Danbury: Connect to Vcc3_3 with 8.2-k weak pull-up
resistor.
Disable Danbury: Connect to ground with 4.7-k weak pull-down
resistor.
NC_CLE Weak internal pull-up. Do not pull low.
HAD_DOCK_EN# Low (0): Flash Descriptor Security will be overridden.
/GPIO[33] High (1) : Flash Descriptor Security will be in effect.
HDA_SDO Weak internal pull-down. Do not pull high.
HDA_SYNC Weak internal pull-down. Do not pull high.
GPIO15 Weak internal pull-down. Do not pull high.
GPIO8 Weak internal pull-up. Do not pull low.
GPIO27 Default = Do not connect (floating)
High(1) = Enables the internal VccVRM to have a clean supply for
analog rails. No need to use on-board filter circuit.
2 Low (0) = Disables the VccVRM. Need to use on-board filter 2
circuits for analog rails.
Resistor Capacitor
100R2J-2-GP
SC4D7U10V5ZY-3GP
-GP=RoHS Part
Before "R" is the Resistance -PAD=no component just
ex: 100R=100 ohm; 49K9R=49.9K ohm layout pad connected 4D7U is the Capacitance -3GP is serial #
ex:4D7U =4.7UF; SC100P=100PF 0=1210 and RoHS Part
80D6R=80.6 ohm 2=0402
2=0402 Serial #; 3=0603 Tolerance
3=0603 Some parts no this # 10V is the Rated Voltage 5=0805 ZY=Y5V
J=5%
5=0805 F=1% 6=1206 MX=X5R
D=0.5% KX=X5R
1 JN=NPO
Squirtle CP DIS SAMSUNG
1
Wistron Corporation
21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
1
C1 DY Title
SC33P50V2JN-3GP
Reference
2
Size Document Number Rev
DY means de-populate A3
CADIZ-CP -1M
Date: Saturday, April 24, 2010 Sheet 2 of 57
5 4 3 2 1
1D5V_S0_CLKGEN
1
1
1
1
C1385 C1383 C1384 C1386
PIN# 1 5 15 17 18 24 29 16
SC10U6D3V3MX-GP
SC1U10V2KX-1GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
D D
2
2
2
2
9LRS3197 3.3V 3.3V 1.05V~3.3V 3.3V 1.05V~3.3V 3.3V 3.3V CPU_STOP#
1D5V_S0 1D5V_S0_CLKGEN
R2669 1 2
0R0603-PAD 9LVS3197 1.5V 3.3V 1.05V~1.5V 1.5V 1.05V~1.5V 1.5V 3.3V NC
PVT
20100331
3D3V_S0
1 2 3D3V_CK505
14.31818M HZ
R2247 CL=10pF